# 650 V GaNFast™ Power IC # Navitas GaNFast Power IC QFN 6 x 8 mm Simplified schematic #### 1. Features #### GaNFast™ Power IC - Thermally upgraded version of NV6117 - · Large cooling pad - · Enhanced thermals when using CS resistor - · Monolithically-integrated gate drive - Wide Vcc range (10 to 30 V) - · Programmable turn-on dV/dt - 200 V/ns dV/dt immunity - · 650 V eMode GaN FET - Low 125 mΩ resistance - · Zero reverse recovery charge - · 2 MHz operation #### Small, low-profile SMT QFN - 6 x 8 mm footprint, 0.85 mm profile - · Minimized package inductance #### **Environmental** · RoHS, Pb-free, REACH-compliant ## 2. Description The NV6127 is a thermally-enhanced version of the popular NV6117 650 V GaNFast™ power IC, optimized for high frequency and soft-switching topologies. Monolithic integration of FET, drive and logic creates an easy-to-use 'digital-in, power-out' high-performance powertrain building block, enabling designers to create the fastest, smallest, most efficient integrated powertrain in the world. The highest dV/dt immunity, high-speed integrated drive and industry-standard low-profile, low-inductance, 6 x 8 mm SMT QFN package allow designers to exploit Navitas GaN technology with simple, quick, dependable solutions for breakthrough power density and efficiency. Navitas' GaNFast™ power ICs extend the capabilities of traditional topologies such as flyback, half-bridge, resonant, etc. to MHz+ and enable the commercial introduction of breakthrough designs. #### 3. Topologies / Applications - · AC-DC, DC-DC, DC-AC - · Buck, boost, half bridge, full bridge - · Active Clamp Flyback, LLC resonant, Class D - · Quasi-Resonant Flyback - · Mobile fast-chargers, adapters - · Notebook adaptors - · LED lighting, solar micro-inverters - TV / monitor, wireless power - Server, telecom & networking SMPS # 4. Typical Application Circuits # 5. Table of Contents | 1. Features | 1 | |------------------------------------------------------|----| | 2. Description | 1 | | 3. Topologies / Applications | 1 | | 4. Typical Application Circuits | 1 | | 5. Table of Contents | 2 | | 6. Specifications | 3 | | 6.1. Absolute Maximum Ratings <sup>(1)</sup> | 3 | | 6.2. Recommended Operating Conditions <sup>(3)</sup> | 3 | | 6.3. ESD Ratings | 4 | | 6.4. Thermal Resistance | 4 | | 6.5. Electrical Characteristics | 5 | | 6.6. Switching Waveforms | 6 | | 6.7. Characteristic Graphs | 7 | | 7. Internal Schematic, Pin Configurations Functions | | | 8. Functional Description | 11 | | 8.1. Start Up | 11 | | | | | 8.2. Normal Operating Mode | 12 | |----------------------------------------------|----| | 8.3. Standby Mode | 12 | | 8.4. Programmable Turn-on dV/dt Control | 12 | | 8.5. Current Sensing | 13 | | 8.6. Paralleling Devices | 13 | | 8.7. 3.3V PWM Input Circuit | 14 | | 8.8. PCB Layout Guidelines | 14 | | 8.9. Recommended Component Values | 15 | | 8.9.1. Zener Diode Selection | 15 | | 8.10. Drain-to-Source Voltage Considerations | 16 | | 9. Recommended PCB Land Pattern | 17 | | 10. PCB Layout Guidelines | 18 | | 11. QFN Package Outline | 20 | | 12. Tape and Reel Dimensions | 21 | | 13. Ordering Information | 23 | | 14. Revision History | 23 | ## 6. Specifications # 6.1. Absolute Maximum Ratings(1) (with respect to Source (pad) unless noted) | SYMBOL | PARAMETER | MAX | UNITS | |----------------------|-------------------------------------------------------|------------|-------| | V <sub>DS</sub> | Drain-to-Source Voltage | -7 to +650 | V | | V <sub>TDS</sub> | Transient Drain-to-Source Voltage(2) | 750 | V | | V <sub>cc</sub> | Supply Voltage | 30 | V | | V <sub>PWM</sub> | PWM Input Pin Voltage | -3 to +30 | V | | V <sub>DZ</sub> | V <sub>DD</sub> Setting Pin Voltage | 6.6 | V | | V <sub>DD</sub> | Drive Supply Voltage | 7.2 | V | | V <sub>CP</sub> | Cooling Pad Voltage | -10 to +10 | V | | l <sub>D</sub> | Continuous Drain Current (@ T <sub>C</sub> = 100°C) | 12 | А | | I <sub>D</sub> PULSE | Pulsed Drain Current (10 μs @ T <sub>J</sub> = 25°C) | 24 | А | | I <sub>D</sub> PULSE | Pulsed Drain Current (10 μs @ T <sub>J</sub> = 125°C) | 16 | А | | dV/dt | Slew Rate on Drain-to-Source | 200 | V/ns | | T <sub>J</sub> | Operating Junction Temperature | -55 to 150 | °C | | T | Storage Temperature | -55 to 150 | °C | <sup>(1)</sup> Absolute maximum ratings are stress ratings; devices subjected to stresses beyond these ratings may cause permanent damage. # 6.2. Recommended Operating Conditions(3) | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |---------------------|----------------------------------------------------------|-----|-----|------------------------------------|-------| | V <sub>DZ</sub> | Drive Supply Set Zener Voltage <sup>(4)</sup> | 5.8 | 6.2 | 6.6 | V | | $V_{DD}$ | Drive Supply Voltage | 5.5 | | 7.0 | V | | I <sub>DD_EXT</sub> | Regulator External Load Current | | | 3.0 | mA | | R <sub>DD</sub> | Gate Drive Turn-On Current Set Resistance <sup>(5)</sup> | 10 | 25 | 200 | Ω | | $V_{PWM}$ | PWM Input Pin Voltage | 0 | 5 | Min. of<br>(V <sub>cc</sub> or 20) | V | | V <sub>CC</sub> | Supply Voltage | 10 | | 24 | V | | T <sub>C</sub> | Operating Case Temperature | -40 | | 125 | °C | <sup>(3)</sup> Exposure to conditions beyond maximum recommended operating conditions for extended periods of time may affect device reliability. Final Datasheet 3 Rev Nov 22, 2019 <sup>(2) &</sup>lt; 100 $\mu$ S. $V_{TDS}$ is intended for surge rating during non-repetitive events (for example start-up, line interruption). <sup>(4)</sup> Use of Zener diode other than 6.2 V is not recommended. See Table I for recommended part numbers of 6.2 V Zener diodes. <sup>(5)</sup> $R_{\rm DD}$ resistor <u>must be used</u>. Minimum 10 Ohm to ensure application and device robustness. # 6.3. ESD Ratings | SYMBOL | PARAMETER | MAX | UNITS | |--------|----------------------------------------|-------|-------| | НВМ | Human Body Model (per JS-001-2014) | 1,000 | V | | CDM | Charged Device Model (per JS-002-2014) | 1,000 | V | ## 6.4. Thermal Resistance | SYMBOL | PARAMETER | TYP | UNITS | |----------------------|---------------------|-----|-------| | R <sub>eJC</sub> (6) | Junction-to-Case | 1.5 | °C/W | | R <sub>eJA</sub> (6) | Junction-to-Ambient | 40 | °C/W | <sup>(6)</sup> $R_{\text{e}}$ measured on DUT mounted on 1 square inch 2 oz Cu (FR4 PCB) Final Datasheet 4 Rev Nov 22, 2019 # 6.5. Electrical Characteristics Typical conditions: $V_{DS}$ = 400 V, $V_{CC}$ = 15 V, $V_{DZ}$ = 6.2 V, $F_{SW}$ = 1 MHz, $T_{AMB}$ = 25 °C, $I_D$ = 6 A, $R_{DD}$ = 10 $\Omega$ (or specified) | CVMDOL | DADAMETER | BAINI | TVD | | UNITS | COMPITIONS | |---------------------------|----------------------------------------------|---------------------|-----------|-------------|---------|-------------------------------------------------------------------------------| | SYMBOL | PARAMETER | MIN | TYP | MAX | | CONDITIONS | | | | V <sub>cc</sub> Sup | ply Chara | ecteristics | S | | | I <sub>QCC</sub> | V <sub>CC</sub> Quiescent Current | | 0.85 | 1.5 | mA | V <sub>PWM</sub> = 0 V | | QCC-SW | V <sub>CC</sub> Operating Current | | 2.85 | | mA | F <sub>SW</sub> = 1 MHz, V <sub>DS</sub> = Open | | | Low | -Side Log | gic Input | Characte | ristics | | | V <sub>PWMH</sub> | Input Logic High Threshold (rising edge) | | | 4 | V | | | V <sub>PWML</sub> | Input Logic Low Threshold (falling edge) | 1 | | | V | | | V <sub>I-HYS</sub> | Input Logic Hysteresis | | 0.5 | | > | | | T <sub>ON</sub> | Turn-on Propagation Delay | | 11 | | ns | Fig.1, Fig.2 | | T <sub>OFF</sub> | Turn-off Propagation Delay | | 9 | | ns | Fig.1, Fig.2 | | T <sub>R</sub> | Drain rise time | | 6 | | ns | Fig.1, Fig.2 | | T <sub>F</sub> | Drain fall time | | 3 | | ns | Fig.1, Fig.2 | | Switching Characteristics | | | | | | | | F <sub>sw</sub> | Switching Frequency | | | 2 | MHz | | | t <sub>PW</sub> | Pulse width | 0.02 | | 1000 | μs | | | | GaN FET Characteristics | | | | | | | l<br>DSS | Drain-Source Leakage Current | | 0.3 | 25 | μA | $V_{DS} = 650 \text{ V}, V_{PWM} = 0 \text{ V}$ | | l<br>DSS | Drain-Source Leakage Current | | 10 | 50 | μA | $V_{DS} = 650 \text{ V}, V_{PWM} = 0 \text{ V}, T_{C} = 125 ^{\circ}\text{C}$ | | R <sub>DS(ON)</sub> | Drain-Source Resistance | | 125 | 180 | mΩ | $V_{PWM} = 6 \text{ V}, I_D = 6 \text{ A}$ | | R <sub>DS(ON)</sub> | Drain-Source Resistance | | 259 | | mΩ | $V_{PWM} = 6 \text{ V}, I_D = 6 \text{ A}, T_C = 125 ^{\circ}\text{C}$ | | V <sub>SD</sub> | Source-Drain Reverse Voltage | | 3.2 | 5 | V | V <sub>PWM</sub> = 0 V, I <sub>SD</sub> = 6 A | | Qoss | Output Charge | | 27 | | nC | $V_{DS} = 400 \text{ V}, V_{PWM} = 0 \text{ V}$ | | $Q_{RR}$ | Reverse Recovery Charge | | 0 | | nC | | | C <sub>oss</sub> | Output Capacitance | | 27 | | pF | $V_{DS} = 400 \text{ V}, V_{PWM} = 0 \text{ V}$ | | C <sub>O(er)</sub> (7) | Effective Output Capacitance, Energy Related | | 41 | | pF | V <sub>DS</sub> = 400 V, V <sub>PWM</sub> = 0 V | | C <sub>O(tr)</sub> (8) | Effective Output Capacitance, Time Related | | 67 | | pF | $V_{DS} = 400 \text{ V}, V_{PWM} = 0 \text{ V}$ | <sup>(7)</sup> $C_{O(er)}$ is a fixed capacitance that gives the same stored energy as $C_{OSS}$ while $V_{DS}$ is rising from 0 to 400 V Final Datasheet 5 Rev Nov 22, 2019 <sup>(8)</sup> $C_{\text{O(tr)}}$ is a fixed capacitance that gives the same charging time as $C_{\text{OSS}}$ while $V_{\text{DS}}$ is rising from 0 to 400 V # 6.6. Switching Waveforms $(T_C = 25 \, {}^{\circ}C \text{ unless otherwise specified})$ Fig. 1. Inductive switching circuit Fig. 2. Propagation delay and rise/fall time definitions Final Datasheet 6 Rev Nov 22, 2019 #### 6.7. Characteristic Graphs (GaN FET, $T_C = 25$ °C unless otherwise specified) Fig. 3. Pulsed Drain current ( $I_D$ PULSE) vs. drain-to-source voltage ( $V_{DS}$ ) at T = 25 °C Fig. 5. Source-to-drain reverse conduction voltage Fig. 7. $V_{PWMH}$ and $V_{PWML}$ vs. junction temperature( $T_{J}$ ) Fig. 4. Pulsed Drain current ( $I_D$ PULSE) vs. drain-to-source voltage ( $V_{DS}$ ) at T = 125 °C Fig. 6. Drain-to-source leakage current ( $I_{DSS}$ ) vs. drain-to-source voltage ( $V_{DS}$ ) Fig. 8. Normalized on-resistance $(R_{DS(ON)})$ vs. junction temperature $(T_i)$ Final Datasheet 7 Rev Nov 22, 2019 ## **Characteristic Graphs (Cont.)** Fig. 9. Output capacitance ( $C_{OSS}$ ) vs. drain-to-source voltage ( $V_{DS}$ ) Fig. 11. Charge stored in output capacitance ( $Q_{OSS}$ ) vs. drain-to-source voltage ( $V_{DS}$ ) Fig. 13. $V_{CC}$ quiescent current ( $I_{QCC}$ ) vs. supply voltage ( $V_{CC}$ ) Fig. 10. Energy stored in output capacitance ( $E_{OSS}$ ) vs. drain-to-source voltage ( $V_{DS}$ ) Fig. 12. $V_{CC}$ operating current ( $I_{QCC-SW}$ ) vs. operating frequency ( $F_{SW}$ ) Fig. 14. Propagation delay ( $T_{ON}$ and $T_{OFF}$ ) vs. junction temperature( $T_{J}$ ) Final Datasheet 8 Rev Nov 22, 2019 # **Characteristic Graphs (Cont.)** Fig. 15. Slew rate (dV/dt) vs. gate drive turn-on current set resistance ( $R_{\rm DD}$ ) at T = 25 °C Fig. 17. Max. thermal transient impedance ( $Z_{thJC}$ ) vs. pulse width ( $t_{p}$ ) Fig. 16. Power dissipation ( $P_{TOT}$ ) vs. case temperature ( $T_{\rm C}$ ) Final Datasheet 9 Rev Nov 22, 2019 # 7. Internal Schematic, Pin Configurations and Functions Package Top View | Pin | | I/O <sup>(1)</sup> | Decembries | |------------------------------------|-----------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | Number | Symbol | 1/0(1) | Description | | 1,7,8,9,12,13,14,24,25,26,29,30,31 | СР | Т | Metal cooling pad on bottom of package for thermal management. CP must be connected to Source or circuit PGND. Do not leave CP unconnected or floating! | | 2,3,4,5,6 | S | O, G | Source of power FET & GaN IC supply ground. | | 10 | D <sub>z</sub> | I Gate drive supply voltage set pin (connect 6.2 V Zener to GND). | | | 11 | V <sub>DD</sub> | Gate drive supply voltage. Gate drive turn-on current set pin (using | | | 27 | PWM | 1 | PWM input | | 28 | V <sub>cc</sub> | Р | Supply voltage (10V to 24V) | | 15,16,17,18,19,20,21,22,23 | D | Р | Drain of power FET | (1) I = Input, O = Output, P = Power, G = GaN IC Ground, T = Thermal Final Datasheet 10 Rev Nov 22, 2019 #### 8. Functional Description The following functional description contains additional information regarding the IC operating modes and pin functionality. #### 8.1. Start Up When the $V_{CC}$ supply is first applied to the GaNFast power IC, care should be taken such that the $V_{DD}$ and $D_Z$ pins are up at their correct voltage levels before the PWM input signal starts. The $V_{DD}$ pin ramp up time is determined by the internal regulator current at this pin and the external $C_{VDD}$ capacitor. Also, since the $D_Z$ pin voltage sets the $V_{DD}$ voltage level, the $V_{DD}$ pin will ramp up together with the $D_Z$ pin (Fig. 18). For half-bridge configurations, it is important that the V $_{\rm CC}$ supply, the D $_{\rm Z}$ pin, and the V $_{\rm DD}$ supply of the high-side GaNFast power IC are all charged up to their proper levels before the first high-side PWM pulses start. For LLC applications, a long on-time PWM pulse to the low-side (> 10 $\mu s$ ) is typically provided by the LLC controller to allow the supply pins of the high-side GaNFast power IC to charge up (through the external bootstrap diode) to their correct levels before the first high-side PWM pulses start (Fig. 19). For active clamp flyback (ACF) applications, the half-bridge must be ready very quickly due to the soft-start mode of the ACF controller. When the first few PWM pulses are generated by the ACF controller, the high-side supply pins of the GaNFast power IC will require a few low-side pulses to charge up (through the external bootstrap diode) before the high-side starts to switch (Fig. 20). Fig. 18. Start-up circuit Fig. 19. LLC half-bridge start-up timing diagram Fig. 20. ACF half-bridge start-up timing diagram Final Datasheet 11 Rev Nov 22, 2019 #### 8.2. Normal Operating Mode During Normal Operating Mode, all of the internal circuit blocks are active. $V_{CC}$ is operating within the recommended range of 10 V to 24 V, the $V_{DD}$ pin is at the voltage set by the Zener diode at the $D_Z$ pin (6.2 V), and the internal gate drive and power FET are both enabled. The external PWM signal at the PWM pin determines the frequency and duty-cycle of the internal gate of the power FET. As the PWM voltage toggles above and below the rising and falling input thresholds (4 V and 1 V), the internal gate of the power FET toggles on and off between $V_{DD}$ and 0 V (Fig. 21). The drain of the power FET then toggles between the source voltage (typically power ground) and a higher voltage level (650 V max), depending on the external power conversion circuit topology. Fig. 21. Normal operating mode timing diagram #### 8.3. Standby Mode For applications where a low standby power is required, an external series cut-off circuit (Fig. 22) can be used to disconnect Vcc of the GaNFast power IC from the main Vcc supply of the power supply. This will reduce Vcc current consumption when the converter is in burst mode during light-load or open load conditions. The V<sub>CC</sub> cut-off circuit consists of a series PMOS FET that is turned on and off with a pull-down NMOS FET. The gate of the NMOS is controlled by an external ENABLE signal that should be provided by the main controller of the power supply. The capacitor value at the V<sub>CC</sub> pin should then be selected according to the desired start-up speed of the GaNFast power IC each time the ENABLE signal toggles high. A 22 nF capacitor at V<sub>CC</sub>, for example, will give a typical start-up time of approximately 2 µs. An additional 200 kΩ resistor is placed across the PMOS cut-off FET to provide a small V<sub>CC</sub> voltage level for proper start-up. Fig. 22. Standby mode V<sub>CC</sub> cut-off circuit ## 8.4. Programmable Turn-on dV/dt Control During first start-up pulses or during hard-switching conditions, it is desirable to limit the slew rate (dV/dt) of the drain of the power FET during turn-on. This is necessary to reduce EMI or reduce circuit switching noise. To program the turn-on dV/dt rate of the internal power FET, a resistor ( $R_{\rm DD}$ ) is placed in between the $V_{\rm DD}$ capacitor and the $V_{\rm DD}$ pin. This resistor ( $R_{\rm DD}$ ) sets the turn-on current of the internal gate driver and therefore sets the turn-on falling edge dV/dt rate of the drain of the power FET (Fig. 23). A typical turn-on slew-rate change with respect to $R_{\rm DD}$ is shown in Fig. 15. #### Minimum 10 $\Omega$ R<sub>DD</sub> is required. Fig. 23. Turn-on dV/dt slew rate control Final Datasheet 12 Rev Nov 22, 2019 #### 8.5. Current Sensing For many applications it is necessary to sense the cycleby-cycle current flowing through the power FET. To sense the current flowing through the GaNFast power IC, a standard current-sensing resistor can be placed in between the source and power ground (Fig. 24). In this configuration, all of the components around the GaNFast power IC ( $C_{VCC}$ , $C_{VDD}$ , $D_{Z}$ , etc.) should be grounded with a single connection at the source. Also, an additional RC filter can be inserted between the PWM signal and the PWM pin (100 $\Omega$ , 100 pF typical). This filter is necessary to prevent false triggering due to high-frequency voltage spikes occurring at the source node due to external parasitic inductance from the source PCB trace or the current-sensing resistor itself. For increased cooling pad PCB copper area it may be desired to connect CP to the circuit PGND. Fig. 24 shows the components around the GaNFast power IC grounded at the source pins (S) and CP connected to PGND. This allows for all CP pins and CP pad to be connected to a large and continuous thermal copper area without being obstructed by the current sensing resistor. CP must be connected to source (S) or circuit PGND! Fig. 24. Current sensing circuit ## 8.6. Paralleling Devices For some applications it is desirable to parallel ICs in order to reduce conduction losses and temperatures. Two GaNFast power ICs can be connected in parallel in a PFC boost application working in boundaryconduction mode (BCM) only. The parallel configuration for two GaNFast power ICs is shown in Fig. 25. The paired pins that are connected together include the drain pins (D), the source pins (S), the $V_{\rm CC}$ pins, the PWM pins, and the $D_z$ . A single $D_7$ diode can be shared by both ICs. The V<sub>DD</sub> pins are not connected together and require separate $V_{\text{DD}}$ supply capacitors $(\boldsymbol{C}_{\text{VDD1}},\ \boldsymbol{C}_{\text{VDD2}})$ and separate turn-on current set resistors (R<sub>DD1</sub>, R<sub>DD2</sub>). Each IC should have its own local V<sub>CC</sub> supply filter capacitor (C<sub>VCC1</sub>, C<sub>VCC2</sub>). The PWM pins can have a single filter resistor ( $R_{PWM}$ ) but separate filter capacitors ( $C_{PWM1}$ , $C_{PWM2}$ ) should be placed at the PWM pin of each IC. When designing the PCB layout for the two paralleled ICs, the drain and source connections should be made as symmetrical as possible two avoid any parasitic inductance or capacitance mismatch. Fig. 25. Boost schematic using two parallel ICs Final Datasheet 13 Rev Nov 22, 2019 #### 8.7. 3.3V PWM Input Circuit For some applications where a 3.3 V PWM signal is required (DSP, MCU, etc.) an additional buffer can be placed before the PWM input pin (Fig. 26) with the buffer supply voltage connected to the $V_{DD}$ capacitor. Fig. 26. 3.3 V PWM input buffer circuit #### 8.8. PCB Layout Guidelines The design of the PCB layout is critical for good noise immunity, sufficient thermal management, and proper operation of the IC. Typical PCB layout examples for without current sensing resistor and with current sensing resistor, are all shown in Section 10. The following rules should be followed carefully during the design of the PCB layout: - Place all IC filter and programming components directly next to the IC. These components include (C<sub>VCC</sub>, C<sub>VDD</sub>, R<sub>PWM</sub>, C<sub>PWM</sub>, R<sub>DD</sub> and D<sub>Z</sub>). - 2) Keep ground trace of IC filter and programming components separate from power GND trace. Do not run power GND currents through ground trace of filter components! - 3) For best thermal management, place thermal vias in the source pad area to conduct the heat out through the bottom of the package and through the PCB board to other layers (see Section 10 for correct layout examples). - 4) Use large PCB thermal planes (connected with thermal vias to the source pad) and additional PCB layers to reduce IC temperatures as much as possible (see Section 10 for correct layout examples). - 5) For half-bridge layouts, do not extend copper planes from one IC across the components or pads of the other IC! - 6) For high density designs, use a 4-layer PCB and 2 oz. copper to route signal connections. This allows layout to maintain large thermal copper planes and reduce power device temperature. Final Datasheet 14 Rev Nov 22, 2019 #### 8.9. Recommended Component Values The following table (Table I) shows the recommended component values for the external filter capacitors, Zener diode, and $R_{DD}$ connected to the pins of the GaNFast power IC. These components should be placed as close as possible to the IC. Please see PCB Layout guidelines for more information. The Zener diode at the $D_Z$ pin should be a low-current type with a flat knee, and the min/max limits must be followed. $R_{DD}$ must be a minimum of 10 $\Omega$ to ensure application and device robustness. | SYM | DESCRIPTION | PART NO. | SUPPLIER | MIN | TYP | MAX | UNITS | |-----------------------------|------------------------------------------------------|---------------|-------------------------------------|------------|------|-----|-------| | C <sub>VCC</sub> | Maximum V <sub>cc</sub> supply capacitor | | | | 0.1 | | μF | | $C_{_{VDD}}$ | V <sub>DD</sub> supply capacitor | | | | 0.01 | | μF | | R <sub>DD</sub> | Gate drive turn-on current set resistor | | | 10 | 25 | 200 | Ω | | | | BZT52B6V2 RHG | Taiwan Semiconductor<br>Corporation | | | | | | _ n | V set Zener diode (D. pin) | MM3Z6V2ST1G | ON-Semiconductor | <i>-</i> 0 | 6.0 | 6.6 | V | | $D_{Z}$ | V <sub>DD</sub> set Zener diode (D <sub>z</sub> pin) | PDZ6.2B.115 | Nexperia (NXP) | 5.8 | 6.2 | 6.6 | V | | | | PLVA662A.215 | Nexperia (NXP) | | | | | | | | LM3Z6V2T1 | Leshan Radio Company | | | | | | $R_{_{PWM}}$ | PWM filter resistor | | | | 100 | | Ω | | $C_{\scriptscriptstylePWM}$ | PWM filter capacitor | | | | 100 | | pF | Table I. Recommended component values. #### 8.9.1. Zener Diode Selection The Zener voltage is a critical parameter that sets the internal reference for gate drive voltage and other circuitry. The Zener diode needs to be selected such that the voltage on the $D_Z$ pin is within recommended operating conditions (5.8 V to 6.6 V) across operating temperature (-40°C to 125°C) and bias current (10 $\mu$ A to 1 mA). To ensure effective operation, the current vs. voltage characteristics of the Zener diode should be measured down to 10 $\mu$ A to ensure flat characteristics across the current operating range (10 $\mu$ A to 1 mA). The recommended part numbers (Table I) meet these requirements. If the Zener selected by user does not ensure that the voltage on the $D_Z$ pin is always within the recommended operating range, the functionality and reliability of the GaNFast power IC can be impacted. An external resistor (~47 k $\Omega$ ) between $V_{CC}$ and $D_Z$ (Fig. 27) can improve Zener voltage stability by adding bias current to the $D_Z$ pin to ensure the voltage on the $D_Z$ pin is always within the recommended operating range. This will add ~200 $\mu$ A of quiescent current. Fig. 27. Increasing Zener bias current for stable Zener voltage Final Datasheet 15 Rev Nov 22, 2019 ## 8.10. Drain-to-Source Voltage Considerations For single ended topologies, such as quasi-resonant (QR) flyback, the drain-to-source voltage (V<sub>DS</sub>) of the GaN Power IC should be carefully designed in order to ensure there is sufficient derating to provide exceptional quality and long-term reliability. The different voltage stress levels found in a typical QR flyback topology can be analyzed using Fig. 28 as a reference. When the device is switched off each cycle, the energy stored in the transformer magnetizing and leakage inductances will cause the V<sub>DS</sub> to spike to the level of V<sub>SPIKE</sub>. The clamp circuit of the QR system should be designed such that V<sub>SPIKE</sub> stays below the Absolute Maximum rated V<sub>DS</sub> of 650 V on a cycle-bycycle basis in continuous operation. Following the dissipation of the spike energy due to the leakage inductance, the device V<sub>DS</sub> will be determined by the addition of the bus voltage (rectified AC input voltage) and the transformer reflected voltage which is defined in Fig. 28 as the V<sub>DS-OFF</sub>. To ensure sufficient design margin and long-term reliability, it is recommended to design the system such that V<sub>DS-OFF</sub> follows a typical derating of 80% from absolute maximum voltage. Finally, the transient drain-to-source voltage rating (V<sub>TDS</sub>) is provided in order to provide a margin for events that could occur on a non-repetitive basis, such as line surge due to lightning strikes. V<sub>TDS</sub> ensures excellent device robustness provided any non-repetitive drain-to-source voltages are maintained less than 750 V. For half-bridge based topologies, such as LLC or PFC, V<sub>DS</sub> voltage is clamped to the bus voltage. V<sub>DS</sub> should be designed such that it meets the V<sub>DS-OFF</sub> derating guideline. The V<sub>TDS</sub> of 750 V can also be used for non-repetitive events such as lightning surge. Fig. 28. QR flyback drain-to-source voltage stress diagram Final Datasheet 16 Rev Nov 22, 2019 # 9. Recommended PCB Land Pattern All dimensions are in mm #### 10. PCB Layout Guidelines #### Without CS Resistor: Final Datasheet 18 Rev Nov 22, 2019 #### With CS Resistor: # 11. QFN Package Outline | | | SYMBOL | MIN | NOM | MAX | | | SYMBOL | MIN | MON | MAX | |-----------------|---|--------|-----|-----------|------|------------------------|-------|--------|-------|-------|-------| | TOTAL THICKNESS | | А | 8.0 | 0.85 | 6.0 | LD 617E | × | ſ | 3.475 | 3.575 | 3.675 | | STAND OFF | | A1 | 0 | 0.02 | 0.05 | EP 312E | Υ | × | 4.1 | 4.2 | 4.3 | | MOLD THICKNESS | | A2 | | 0.65 | | LEAD LENGTH | | Γ | 0.625 | 0.675 | 0.725 | | L/F THICKNESS | | A3 | | 0.203 REF | | HIGH VOLTAGE SPACING | ING | Μ | 2.85 | 2.95 | 3.05 | | LEAD WIDTH | | В | 0.4 | 0.45 | 0.5 | PACKAGE EDGE TOLERANCE | RANCE | aga | | 0.1 | | | ייבוס אטטט | × | D | | 8 BSC | | MOLD FLATNESS | | qqq | | 0.1 | | | BODY SIZE | Υ | Е | | 6 BSC | | COPLANARITY | | 222 | | 0.08 | | | LEAD PITCH | | е | | 0.65 BSC | | LEAD OFFSET | | ppp | | 0.1 | | | | | | | | | EXPOSED PAD OFFSET | | eee | | 0.1 | | | | | | | | | | | | | | | # 12. Tape and Reel Dimensions Aa = 6.35 Ba = 8.35 Ka = 1.40 Final Datasheet 21 Rev Nov 22, 2019 #### 7" Reel #### 13" Reel ## 13. Ordering Information | Part Number | Operating Temperature<br>Grade | Storage<br>Temperature Range | Package | MSL<br>Rating | Packing<br>(Tape & Reel) | |-------------|-------------------------------------|-------------------------------------|--------------|---------------|-------------------------------------| | NV6127 | -40 °C to +125 °C T <sub>CASE</sub> | -55 °C to +150 °C T <sub>CASE</sub> | 6 x 8 mm QFN | 3 | 1,000 : 7" Reel<br>5,000 : 13" Reel | ## 14. Revision History | Date | Status | Notes | |--------------|-----------------|-------------------------------------------------------| | Jul 18, 2019 | Preliminary | First publication | | Nov 22, 2019 | Initial release | Added Section 8.10, updated Section 8.3 and figure 22 | ## **Additional Information** DISCLAIMER Navitas Semiconductor Inc. (Navitas) reserves the right to modify the products and/or specifications described herein at any time and at Navitas' sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied. This document is presented only as a guide and does not convey any license under intellectual property rights of Navitas or any third parties. Navitas' products are not intended for use in applications involving extreme environmental conditions or in life support systems. Products supplied under Navitas $\underline{\mathsf{Terms}}$ and $\underline{\mathsf{Conditions}}$ . Navitas Semiconductor, Navitas, GaNFast and associated logos are registered trademarks of Navitas. Copyright ©2019 Navitas Semiconductor Inc. All rights reserved Contact info@navitassemi.com Navitas Semiconductor Inc., 2101 E El Segundo Blvd, Suite 205, El Segundo, California 90245, USA. Final Datasheet 23 Rev Nov 22, 2019